F = i0s1's0'+i1s1's0+i2s1s0'

## SC1005 Digital Logic Tutorial 6 SC1005 Digital Logic

O1 Determine the minimized sum-of-products expression for the 4-1 multiplexer below, and hence sketch the equivalent circuit using just AND and OR gates. Bubble inputs are allowed.



✓not n1 (nb, b); n2 (ne, e); ✓ not /and (w1, a, b); (w2, nb, c);/and no1 (w3, d, e); nor ∕nand na1 (w4, w2, w3); (x, w1, w4);(y, ne, w1);/and

endmodule

 $n_2$  X = ab + ((b'c)(d+e)')' + ab + ((b'c)(d'e'))'= ab + (b'cd'e')' = ab + b + c' + d + e = a + c' + d + e

- (b) Write down a logic expression for each of the outputs.
  - Y = abe'
- Q3. You are required to design a ferry boarding system to direct cars to one of four boarding ramps. The input to the circuit is a 2-bit binary number representing which ramp to use, and a 1-bit signal which is high when all ramps are full. These signals are generated for you (possibly by the human gatekeeper). The circuit has outputs that control four green lights, one above each of the ramps, with only one active at any time. If all ramps are full, no lights should be illuminated indicating that vehicles should not proceed to join any ramp.
  - (a) Sketch a block diagram for the circuit using a single 2-4 decoder (with enable). A 2-4 decoder takes a 2-bit binary input and produces a one-hot 4-bit output if enable is TRUE.
  - (b) Write a Verilog module to implement the boarding system that instantiates a predefined decoder module with the following declaration:

module dec2to4 (input [1:0] i, input en, output [3:0] d);

Q4. Rewrite the Verilog module of Q2 using a single assign statement for each output.

